Où docteurs et entreprises se rencontrent

Vous avez déjà un compte ?

Nouvel utilisateur ?

Multi-technologies on-chip interconnects for manycore architectures

ABG-88818 Sujet de Thèse
02/12/2019 < 25 K€ brut annuel
Université de rennes - IRISA
Lannion - Bretagne - France
Multi-technologies on-chip interconnects for manycore architectures
  • Informatique
  • Electronique
on-chip interconnects, Network-on-Chip (NoC), emerging technologies, heterogeneous manycore architectures, embedded system, quality of service.

Description du sujet


Since few years we are witnessing the emergence of manycore architectures, namely to the implementation of massive parallelism on a single chip. Associated with the shrinking size of the transistors, announced reaching an 11nm technology on 2020, these manycore architectures should reach the integration of thousands of heterogeneous cores allowing huge parallel computation capabilities suitable for High Performance Computing (HPC) and embedded systems.

These parallelism capabilities obviously generate an enormous amount of data exchanges making the communication medium a key element of the overall performance of the system. Massively parallel manycore architectures are showing the scalability limits of electrical NoCs (ENoCs) that suffer when facing thousands of cores. This generates an increase in the latency, hence in the power consumption. Theses degradations are also amplified while the size of the wire decreases.

Technology evolution has allowed for the integration of silicon photonics and wireless on- chip communications, creating Optical and Wireless NoCs (ONoCs and WNoCs, respectively) paradigms. The recent publications highlight advantages and drawbacks for each technology: WNoCs are efficient for broadcast, ONoCs have low latency and high integrated density (throughput/cm2) but inefficient in multicast, and ENoC still efficient for average size of NoC. In this context, this project proposes to associate these three technologies. Each NoC technology possesses particular and complementary advantages allowing to efficiently route messages depending on their profile: short or long distance, uni- or multi-cast.

The main objectives of this thesis are

Defining a Scalable Hybrid NoC (SHNoC) associating electric, optic and wireless communication NoCs to take advantage of each technology;

Provide adaptive Quality of Service by efficiently routing the messages on the most efficient technology with respect to application constraints (e.g. minimizing energy, respecting latency, etc.).

Main activities

The thesis works will be organized regarding the following activities:

The first activity consists in the study of the state of the art in recent advances for each on-chip interconnect technology. This study will allow to identify the process compatibilities and the physical possibilities or limitations of association (e.g. number of antennas that is physically possible to implement on a specific chip size).

The second activity is the characterization of communication models (energy, throughput, latency) for each NoC technology. The aim is to define high level models to integrate them in a manycore simulator (e.g. NoXiM) in order to evaluate communication performance on real life benchmark.

Regarding the last activity, we will propose routing protocols to provide a Quality of Service (QoS) to the application by targeting a minimal energy consumption, or latency. This routing protocol will define, regarding the targeted QoS and the message profile, the path among the hybrid interconnect.

Prise de fonction :


Nature du financement

Contrat doctoral

Précisions sur le financement


Présentation établissement et labo d'accueil

Université de rennes - IRISA

The PhD Thesis will be held in the Cairn project-team common of IRISA and Inria laboratories.

The student will evolve in a very stimulating environment as 2 PhD students are currently working on ENoC and ONoC, and a PostDoC researcher is working on WNoCs. 

This PhD work will also interact with other ANR projects: Rakes and AllOpticall2. These projects involve Inria Cairn (Rennes/Lannion), INL (Lyon), Concordia University (Quebec, Canada), Lab-STICC (Lorient), TIMA (Grenoble), and C2N (Paris).

Profil du candidat

Master student in computer science;

Knowledges and skills in:

  • embedded digital architectures, parallel computing; 
  • coding in SystemC, C++, Python, VHDL/HLS, Matlab

Knowledge in on-chip interconnects, and in optical and wireless communications is a plus but is not mandatory.

Date limite de candidature

Partager via

Vous avez déjà un compte ?

Nouvel utilisateur ?

Besoin d'informations ?

Vous souhaitez recevoir une ou plusieurs lettres d’information de l’ABG. Chaque mois des actualités, des offres, des outils, un agenda…

Ils nous font confiance